## Pre-class Assignment #14

- 1. Define the following terms:
  - TLB: A small hardware table containing the results of recent address translations.
  - superpage: A set of contiguous pages in physical memory that map a continuous region of virtual memory, where the pages are aligned so that they share the same high-order(superpage) address.
  - tagged TLB: A translation lookaside buffer whose entries contain a process ID; only entries for the currently running process are used during translation. This allows TLB entries for a process to remain in the TLB when the process is switched out.
  - TLB shootdown: A request to another processor to remove a newly invalid TLB entry.
- 2. Name a reason why you would need to do a TLB flush.

To perform a context switch, the flush will change the hardware page table register to point to the new process's page table by discarding the contents of the TLB.

3. Consider the following two approaches to zero matrix "a". Assume that matrix a is stored in row-major order, that a double-precision value is 8 bytes, that the page size is 4 KiB, that the i and j index variables are register-allocated rather than memory allocated, and that you have a traditional TLB with 8 entries. For each approach, compute the number of TLB misses, assuming that for each approach the TLB starts off as empty.

The TLB will miss the first lookup every time and then miss so we can say the number of misses = 1024 / 8 = 128 misses.

4. Explain the purpose of the attack described in section 8.4.2 of jumping into the middle of an x86 instruction. Would checking a table of valid branch targets as part of simulating an indirect branch prevent this?

The attacker might be trying to access protected information or skip permissions checks for load and stores. As long as we can protect the table from being modified the author suggests using a table with only valid entry points into the code.